

- \* Appropriate specification should be given.
- \*\* Applicable Library should be added & information should be given to the Designer.
- \*\*\* An appropriate constraint should be given

#### POWER ELECTRONICS LAB

| Subject Code                  | : 10ECL78 | IA Marks   | : 25 |
|-------------------------------|-----------|------------|------|
| No. of Practical Hrs/Week: 03 |           | Exam Hours | : 03 |
| Total no. of Practical H      | lrs.: 42  | Exam Marks | : 50 |

Any five converter circuits experiment from the below list <u>must be</u> simulated using the <u>spice-simulator</u>.

- Static characteristics of SCR and DIAC.
- Static characteristics of MOSFET and IGBT.
- 3. Controlled HWR and FWR using RC triggering circuit
- 4. SCR turn off using i) LC circuit ii) Auxiliary Commutation
- 5. UJT firing circuit for HWR and FWR circuits.
- 6. Generation of firing signals for thyristors/ trials using digital circuits / microprocessor.
- 7. AC voltage controller using triac diac combination.
- Single phase Fully Controlled Bridge Converter with R and R-L loads.
- 9. Voltage (Impulse) commutated chopper both constant frequency and variable frequency operations.
- 10. Speed control of a separately exited DC motor.
- 11. Speed control of universal motor.

D, V. T.

44

- 12. Speed control of stepper motor.
- 13. Parallel / series inverter.

Note: Experiments to be conducted with isolation transformer and low voltage.

# DSP ALGORITHMS AND ARCHITECTURE

| Subject Code              | : 10EC751 | IA Marks   | : 25  |
|---------------------------|-----------|------------|-------|
| No. of Lecture Hrs/Week   | c : 04    | Exam Hours | : 03  |
| Total no. of Lecture Hrs. | : 52      | Exam Marks | : 100 |

#### UNIT - 1

INTRODUCTION TO DIGITAL SIGNAL PROCESSING: Introduction, A Digital Signal-Processing System, The Sampling Process, Discrete Time Sequences, Discrete Fourier Transform (DFT) and Fast Fourier Transform (FFT), Linear Time-Invariant Systems, Digital Filters, Decimation and Interpolation.

#### UNIT-2

ARCHITECTURES FOR PROGRAMMABLE DIGITAL SIGNAL-PROCESSORS: Introduction, Basic Architectural Features, DSP Computational Building Blocks, Bus Architecture and Memory, Data Addressing Capabilities, Address Generation Unit, Programmability and Program Execution, Features for External Interfacing.

# **UNIT - 3**

PROGRAMMABLE DIGITAL SIGNAL PROCESSORS: Introduction, Commercial Digital Signal-processing Devices, Data Addressing Modes of TMS32OC54xx., Memory Space of TMS32OC54xx Processors, Program Control.

# **UNIT - 4**

Detail Study of TMS320C54X & 54xx Instructions and Programming, On-Chip peripherals, Interrupts of TMS32OC54XX Processors, Pipeline Operation of TMS32OC54xx Processor.

# UNIT-5

IMPLEMENTATION OF BASIC DSP ALGORITHMS: Introduction, The Q-notation, FIR Filters, IIR Filters, Interpolation and Decimation Filters (one example in each case).

D.V. T.

Dept. Of Electronics & Communication Alva': Institute of the control of the stollogy Mijar, MOCOULDESTAINED

45